SPRSPB0A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
PRODUCTION DATA
| NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
|---|---|---|---|---|---|---|
| O1 | tc(CLK) | Cycle time, OSPI0_CLK | 1.8V, SDR, DDR | 6 | 10 | ns |
| 3.3V, SDR, DDR | 7.5 | 10 | ns | |||
| O2 | tw(CLKL) | Pulse duration, OSPI0_CLK low | SDR, DDR | 0.475P(1) – 0.3 | ns | |
| O3 | tw(CLKH) | Pulse duration, OSPI0_CLK high | SDR, DDR | 0.475P(1) – 0.3 | ns | |
| O4 | td(CSn-CLK) | Delay time, OSPI0_CSn[1:0] active edge to OSPI0_CLK rising edge | SDR, DDR | 0.475P(1) + (0.975 × M(2) × R(4)) + 0.04TD(5) – 1 | 0.525P(1) + (1.025 × M(2) × R(4)) + 0.11TD(5) + 1 | ns |
| O5 | td(CLK-CSn) | Delay time, OSPI0_CLK rising edge to OSPI0_CSn[1:0] inactive edge | SDR, DDR | 0.475P(1) + (0.975 × N(3) × R(4)) + 0.04TD(5) – 1 | 0.525P(1) + (1.025 × N(3) × R(4)) + 0.11TD(5) + 1 | ns |
| O6 | td(CLK-D) | Delay time, OSPI0_CLK active edge to OSPI0_D[7:0] transition | SDR, DDR | (6) | (6) | ns |
| tDIVW | Data Invalid Window (O6 Max – Min) | SDR, DDR | 1.6 | ns |