SPRSPB0A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
PRODUCTION DATA
| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| CLK1 | tc(EXT_REFCLK1) | Cycle time minimum, EXT_REFCLK1 | 10 | ns | |
| CLK2 | tw(EXT_REFCLKH1) | Pulse Duration minimum, EXT_REFCLK1 high | E(1) × 0.45 | E(1) × 0.55 | ns |
| CLK3 | tw(EXT_REFCLKL1) | Pulse Duration minimum, EXT_REFCLK1 low | E(1) × 0.45 | E(1) × 0.55 | ns |
| CLK1 | tc(MCU_EXT_REFCLK0) | Cycle time minimum, MCU_EXT_REFCLK0 | 10 | ns | |
| CLK2 | tw(MCU_EXT_REFCLK0H) | Pulse Duration minimum, MCU_EXT_REFCLK0 high | F(2) × 0.45 | F(2) × 0.55 | ns |
| CLK3 | tw(MCU_EXT_REFCLK0L) | Pulse Duration minimum, MCU_EXT_REFCLK0 low | F(2) × 0.45 | F(2) × 0.55 | ns |
| CLK1 | tc(AUDIO_EXT_REFCLK0) | Cycle time minimum, AUDIO_EXT_REFCLK0 | 20 | ns | |
| CLK2 | tw(AUDIO_EXT_REFCLK0H) | Pulse Duration minimum, AUDIO_EXT_REFCLK0 high | G(3) × 0.45 | G(3) × 0.55 | ns |
| CLK3 | tw(AUDIO_EXT_REFCLK0L) | Pulse Duration minimum, AUDIO_EXT_REFCLK0 low | G(3) × 0.45 | G(3) × 0.55 | ns |
| CLK1 | tc(AUDIO_EXT_REFCLK1) | Cycle time minimum, AUDIO_EXT_REFCLK1 | 20 | ns | |
| CLK2 | tw(AUDIO_EXT_REFCLK1H) | Pulse Duration minimum, AUDIO_EXT_REFCLK1 high | H(4) × 0.45 | H(4) × 0.55 | ns |
| CLK3 | tw(AUDIO_EXT_REFCLK1L) | Pulse Duration minimum, AUDIO_EXT_REFCLK1 low | H(4) × 0.45 | H(4) × 0.55 | ns |
| CLK1 | tc(AUDIO_EXT_REFCLK2) | Cycle time minimum, AUDIO_EXT_REFCLK2 | 20 | ns | |
| CLK2 | tw(AUDIO_EXT_REFCLK2H) | Pulse Duration minimum, AUDIO_EXT_REFCLK2 high | I(5) × 0.45 | I(5) × 0.55 | ns |
| CLK3 | tw(AUDIO_EXT_REFCLK2L) | Pulse Duration minimum, AUDIO_EXT_REFCLK2 low | I(5) × 0.45 | I(5) × 0.55 | ns |