SWCU193 April 2023 CC2340R2 , CC2340R5 , CC2340R5-Q1
Table 22-25 lists the memory-mapped registers for the LRFDRXF registers. All register offset addresses not listed in Table 22-25 should be considered as reserved locations and the register contents should not be modified.
Offset | Acronym | Register Name | Section |
---|---|---|---|
0h | RXD | Data to from RXFIFO | Go |
Complex bit access types are encoded to fit into small table cells. Table 22-26 shows the codes that are used for access types in this section.
Access Type | Code | Description |
---|---|---|
Read Type | ||
R | R | Read |
Write Type | ||
W | W | Write |
Reset or Default Value | ||
-n | Value after reset or the default value |
RXD is shown in Table 22-27.
Return to the Summary Table.
RX FIFO data. When written the register data is pushed to the RX FIFO. When read, data is popped from the RX FIFO
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
31-0 | DATA | R/W | 0h | RX FIFO data. When written the register data is pushed to the RX FIFO. When read, data is popped from the RX FIFO. When writing or reading this register the access size will determine how many bytes are pushed to or popped from the FIFO. It is possible to push or pop 1,2 or 4 bytes depending on the access being done. |