SLOS893D September 2014 – August 2025 DRV2624
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Figure 7-11 shows that a single-byte data-read transfer begins with the controller device transmitting a start condition followed by the I2C device address and the read-write bit. For the data-read transfer, both a write followed by a read actually occur. Initially, a write occurs to transfer the address byte of the internal memory address to be read. As a result, the read-write bit is set to 0.
After receiving the DRV2624 address and the read-write bit, the DRV2624 device responds with an acknowledge bit. The controller then sends the internal memory address byte, after which the device issues an acknowledge bit. The controller device transmits another start condition followed by the DRV2624 address and the read-write bit again. On this occasion, the read-write bit is set to 1, indicating a read transfer. Next, the DRV2624 device transmits the data byte from the memory address that is read. After receiving the data byte, the controller device transmits a not-acknowledge followed by a stop condition to complete the single-byte data read transfer. See the note in the Section 7.6.3.3 section.
Figure 7-11 Single-Byte Read Transfer