SPRUIU1D July 2020 – December 2024 DRA821U , DRA821U-Q1
NAND device data read and write accesses are achieved through a read or write request to the chip-select-associated memory region at any address location in the region or through a read or write request to the GPMC_NAND_DATA_i location (where i = 0 to 3) mapped in the chip-select-associated control register region. GPMC_NAND_DATA_i is not a true register, but an address location to enable nRE or nWE signal control. The associated chip-select signal timing control must be programmed according to the NAND device timing specification.
Reading data from the GPMC_NAND_DATA_i location or from any location in the associated chip-select memory region activates an asynchronous read access.
ALE, CLE, and nWE are maintained inactive.
Figure 12-2103 shows the NAND data read cycle.
Figure 12-2103 NAND Data Read CycleWriting data to the GPMC_NAND_DATA_i location or to any location in the associated chip-select memory region activates an asynchronous write access.
Figure 12-2104 shows the NAND data write cycle.
Figure 12-2104 NAND Data Write Cycle