SPRUIU1D July 2020 – December 2024 DRA821U , DRA821U-Q1
A single I3C0 module is integrated in the device MCU domain - MCU_I3C0. Figure 4-7 shows the integration of MCU_I3C0.
Figure 12-175 MCU_I3C0 IntegrationTable 12-325 through Table 12-327 summarize the integration of MCU_I3C0 in device MCU domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| MCU_I3C0 | WKUP_PSC0 | PD0 | LPSC13 | MCU_CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| MCU_I3C0 | MCU_I3C0_PCLK | MCU_SYSCLK0/6 | WKUP_PLLCTRL0 | MCU_I3C0 configuration clock |
| MCU_I3C0_SCLK | MCU_I3C0 system clock | |||
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| MCU_I3C0 | MCU_I3C0_RST | MOD_G_RST | LPSC13 | MCU_I3C0 reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| MCU_I3C0 | MCU_I3C0_I3C_INT_0 | GIC500_SPI_IN_886 | COMPUTE_CLUSTER0 | MCU_I3C0 interrupt request | Level |
| R5FSS0_CORE0_INTR_IN_468 | R5FSS0_CORE0 | ||||
| R5FSS0_CORE1_INTR_IN_468 | R5FSS0_CORE1 | ||||
| MCU_R5FSS0_CORE0_INTR_IN_16 | MCU_R5FSS0_CORE0 | ||||
| MCU_R5FSS0_CORE1_INTR_IN_16 | MCU_R5FSS0_CORE1 | ||||
| MCU_I3C0_I3C_NONFATAL_INT_0 | MCU_ESM0_LVL_IN_80 | MCU_ESM0 | MCU_I3C0 non fatal interrupt request | Level | |
| MCU_I3C0_I3C_FATAL_INT_0 | MCU_ESM0_LVL_IN_81 | MCU_I3C0 fatal interrupt request | Level | ||
| MCU_I3C0_PCLK_ECC_UNCORR_LVL_0 | MCU_ESM0_LVL_IN_20 | MCU_I3C0 PCLK ECC interrupt request | Level | ||
| MCU_I3C0_SCLK_ECC_UNCORR_LVL_0 | MCU_ESM0_LVL_IN_21 | MCU_I3C0 SCLK ECC interrupt request | Level | ||