SPRUIU1D July 2020 – December 2024 DRA821U , DRA821U-Q1
A single MSMC module is integrated in the device MAIN domain. Figure 1-1 shows the integration of MSMC.
Figure 8-2 MSMC IntegrationTable 8-2 through Table 8-4 summarize the integration of MSMC in device MAIN domain.
| Module Instance | Attributes | ||||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | ||
| MSMC | PSC0 | PD0 | LPSC0 | CBASS0 (Accessed through NAVSS0 NB0(1) and NB1(1)) | |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| MSMC | MSMC_CLK | MAIN_SYSCLK0 | PLLCTRL0 | MSMC clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| MSMC | MSMC_RST | MOD_G_RST | LPSC0 | MSMC module level main reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| MSMC | MSMC_NULL_SLAVE_ERROR | GIC500_SPI_IN_536 | GIC0 | Null slave error interrupt | Level |
| DMA Events | |||||
| Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
| MSMC | - | - | - | - | - |