SPRUIU1D July 2020 – December 2024 DRA821U , DRA821U-Q1
Figure 11-58 shows the CMPEVT_INTRTR0 integration.
Figure 11-58 CMPEVT_INTRTR0
IntegrationTable 11-118 through Table 11-120 summarize the CMPEVT_INTRTR0 integration.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| CMPEVT_INTRTR0 | PSC0 | PD0 | LPSC9 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| CMPEVT_INTRTR0 | CMPEVT_INTRTR0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | CMPEVT_INTRTR0 functional and interface clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| CMPEVT_INTRTR0 | CMPEVT_INTRTR0_RST | MOD_G_RST | LPSC9 | CMPEVT_INTRTR0 hardware reset |
| Module Compare Events (Outputs) | |||||
| Module Instance | Module Compare Event Output | Destination Input | Destination | Description | Type |
| CMPEVT_INTRTR0 | CMPEVENT_INTRTR0_OUTP_0 | GIC500_SPI_IN_544 | COMPUTE_CLUSTER0 | Selectable compare event 0 | Pulse |
| CMPEVENT_INTRTR0_OUTP_1 | GIC500_SPI_IN_545 | COMPUTE_CLUSTER0 | Selectable compare event 1 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_2 | GIC500_SPI_IN_546 | COMPUTE_CLUSTER0 | Selectable compare event 2 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_3 | GIC500_SPI_IN_547 | COMPUTE_CLUSTER0 | Selectable compare event 3 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_4 | MAIN2MCU_PLS_INTRTR0_IN_95 | MAIN2MCU_PLS_INTRTR0 | Selectable compare event 4 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_5 | MAIN2MCU_PLS_INTRTR0_IN_96 | MAIN2MCU_PLS_INTRTR0 | Selectable compare event 5 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_6 | MAIN2MCU_PLS_INTRTR0_IN_97 | MAIN2MCU_PLS_INTRTR0 | Selectable compare event 6 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_7 | MAIN2MCU_PLS_INTRTR0_IN_98 | MAIN2MCU_PLS_INTRTR0 | Selectable compare event 7 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_8 | R5FSS0_CORE0_INTR_IN_326 R5FSS0_CORE1_INTR_IN_326 |
R5FSS0_CORE0 R5FSS0_CORE1 |
Selectable compare event 8 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_9 | R5FSS0_CORE0_INTR_IN_327 R5FSS0_CORE1_INTR_IN_327 |
R5FSS0_CORE0 R5FSS0_CORE1 |
Selectable compare event 9 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_10 | R5FSS0_CORE0_INTR_IN_328 R5FSS0_CORE1_INTR_IN_328 |
R5FSS0_CORE0 R5FSS0_CORE1 |
Selectable compare event 10 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_11 | R5FSS0_CORE0_INTR_IN_329 R5FSS0_CORE1_INTR_IN_329 |
R5FSS0_CORE0 R5FSS0_CORE1 |
Selectable compare event 11 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_12 | DMSS0_L2G_EVENT_PEND_8 | DMSS0 | Selectable compare event 12 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_13 | DMSS0_L2G_EVENT_PEND_9 | DMSS0 | Selectable compare event 13 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_14 | DMSS0_L2G_EVENT_PEND_10 | DMSS0 | Selectable compare event 14 | Pulse | |
| CMPEVENT_INTRTR0_OUTP_15 | DMSS0_L2G_EVENT_PEND_11 | DMSS0 | Selectable compare event 15 | Pulse | |
| Module Compare Events (Inputs) | |||||
| Module Instance | Module Compare Event Input | Compare Event Sources | |||
| CMPEVT_INTRTR0 | CMPEVENT_INTRTR0_IN_[15:0] | See Table 11-133 for mapping of compare events to CMPEVT_INTRTR0 inputs | |||