SPRUIU1D July 2020 – December 2024 DRA821U , DRA821U-Q1
There are twenty timer modules integrated in the device MAIN domain - TIMER0 through TIMER19. Figure 1-1 shows their integration in the device.
Each timer instance is supplied by dedicated TIMERCLKi clock mux. For TIMERi+1 the TIMERCLKi output is further muxed with the TIMERi_POTIMERPWM output.
Table 12-5522 through Table 12-5524 summarize the integration of TIMER0 through TIMER19 in device MAIN domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| TIMER0 | PSC0 | PD11 | LPSC70 | CBASS0 |
| TIMER1 | PSC0 | PD11 | LPSC71 | CBASS0 |
| TIMER2 | PSC0 | PD11 | LPSC72 | CBASS0 |
| TIMER3 | PSC0 | PD11 | LPSC73 | CBASS0 |
| TIMER4 | PSC0 | PD0 | LPSC0 | CBASS0 |
| TIMER5 | PSC0 | PD0 | LPSC0 | CBASS0 |
| TIMER6 | PSC0 | PD0 | LPSC0 | CBASS0 |
| TIMER7 | PSC0 | PD0 | LPSC0 | CBASS0 |
| TIMER8 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER9 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER10 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER11 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER12 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER13 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER14 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER15 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER16 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER17 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER18 | PSC0 | PD0 | LPSC11 | CBASS0 |
| TIMER19 | PSC0 | PD0 | LPSC11 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| TIMER0 | TIMER0_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER0 Interface Clock |
| TIMER0_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER0 Functional Clock. Output of multiplexor TIMERCLK0 MUX controlled by CTRLMMR_TIMER0_CLKSEL[3-0] CLK_SEL in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER1 | TIMER1_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER1 Interface Clock |
| TIMER1_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER1 Functional Clock. Output of multiplexor TIMERCLK1 MUX
controlled by CTRLMMR_TIMER1_CLKSEL[3-0] CLK_SEL or TIMER0_POTIMERPWM in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER2 | TIMER2_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER2 Interface Clock |
| TIMER2_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER2 Functional Clock. Output of multiplexor TIMERCLK2 MUX controlled by CTRLMMR_TIMER2_CLKSEL[3-0] CLK_SEL in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER3 | TIMER3_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER3 Interface Clock |
| TIMER3_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER3 Functional Clock. Output of multiplexor TIMERCLK3 MUX
controlled by CTRLMMR_TIMER3_CLKSEL[3-0] CLK_SEL or TIMER2_POTIMERPWM in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER4 | TIMER4_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER4 Interface Clock |
| TIMER4_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER4 Functional Clock. Output of multiplexor TIMERCLK4 MUX controlled by CTRLMMR_TIMER4_CLKSEL[3-0] CLK_SEL in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER5 | TIMER5_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER5 Interface Clock |
| TIMER5_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER5 Functional Clock. Output of multiplexor TIMERCLK5 MUX
controlled by CTRLMMR_TIMER5_CLKSEL[3-0] CLK_SEL or TIMER4_POTIMERPWM in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER6 | TIMER6_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER6 Interface Clock |
| TIMER6_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER6 Functional Clock. Output of multiplexor TIMERCLK6 MUX controlled by CTRLMMR_TIMER6_CLKSEL[3-0] CLK_SEL in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER7 | TIMER7_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER7 Interface Clock |
| TIMER7_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER7 Functional Clock. Output of multiplexor TIMERCLK7 MUX
controlled by CTRLMMR_TIMER7_CLKSEL[3-0] CLK_SEL or TIMER6_POTIMERPWM in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER8 | TIMER8_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER8 Interface Clock |
| TIMER8_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER8 Functional Clock. Output of multiplexor TIMERCLK8 MUX controlled by CTRLMMR_TIMER8_CLKSEL[3-0] CLK_SEL in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER9 | TIMER9_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER9 Interface Clock |
| TIMER9_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER9 Functional Clock. Output of multiplexor TIMERCLK9 MUX
controlled by CTRLMMR_TIMER9_CLKSEL[3-0] CLK_SEL or TIMER8_POTIMERPWM in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER10 | TIMER10_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER10 Interface Clock |
| TIMER10_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER10 Functional Clock. Output of multiplexor TIMERCLK10 MUX controlled by CTRLMMR_TIMER10_CLKSEL[3-0] CLK_SEL in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER11 | TIMER11_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER11 Interface Clock |
| TIMER11_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER11 Functional Clock. Output of multiplexor TIMERCLK11 MUX
controlled by CTRLMMR_TIMER11_CLKSEL[3-0] CLK_SEL or TIMER10_POTIMERPWM in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER12 | TIMER12_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER12 Interface Clock |
| TIMER12_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER12 Functional Clock. Output of multiplexor TIMERCLK12 MUX controlled by CTRLMMR_TIMER12_CLKSEL[3-0] CLK_SEL in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER13 | TIMER13_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER13 Interface Clock |
| TIMER13_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER13 Functional Clock. Output of multiplexor TIMERCLK13 MUX
controlled by CTRLMMR_TIMER13_CLKSEL[3-0] CLK_SEL or TIMER12_POTIMERPWM in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER14 | TIMER14_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER14 Interface Clock |
| TIMER14_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER14 Functional Clock. Output of multiplexor TIMERCLK14 MUX controlled by CTRLMMR_TIMER14_CLKSEL[3-0] CLK_SEL in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER15 | TIMER15_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER15 Interface Clock |
| TIMER15_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER15 Functional Clock. Output of multiplexor TIMERCLK15 MUX
controlled by CTRLMMR_TIMER15_CLKSEL[3-0] CLK_SEL or TIMER14_POTIMERPWM in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| TIMER16 | TIMER16_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER16 Interface Clock |
| TIMER16_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER16 Functional Clock. Output of multiplexor TIMERCLK16 MUX controlled by CTRLMMR_TIMER16_CLKSEL[3-0] CLK_SEL or output of multiplexor TIMERCLK16 MUXa controlled by CTRLMMR_TIMER16_CLKSEL[18-16] AFS_SRC_SEL in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| McASP0 AFSR | I/O pin | |||
| McASP0 AFSX | I/O pin | |||
| McASP1 AFSR | I/O pin | |||
| McASP1 AFSX | I/O pin | |||
| McASP2 AFSR | I/O pin | |||
| McASP2 AFSX | I/O pin | |||
| TIMER17 | TIMER17_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER17 Interface Clock |
| TIMER17_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER17 Functional Clock. The clock is sourced by one of the following:
| |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| McASP0 AFSR | I/O pin | |||
| McASP0 AFSX | I/O pin | |||
| McASP1 AFSR | I/O pin | |||
| McASP1 AFSX | I/O pin | |||
| McASP2 AFSR | I/O pin | |||
| McASP2 AFSX | I/O pin | |||
| TIMER18 | TIMER18_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER18 Interface Clock |
| TIMER18_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER18 Functional Clock. Output of multiplexor TIMERCLK18 MUX controlled by CTRLMMR_TIMER18_CLKSEL[3-0] CLK_SEL or output of multiplexor TIMERCLK18 MUXa controlled by CTRLMMR_TIMER18_CLKSEL[18-16] AFS_SRC_SEL in Control Module (CTRL_MMR). | |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| McASP0 AFSR | I/O pin | |||
| McASP0 AFSX | I/O pin | |||
| McASP1 AFSR | I/O pin | |||
| McASP1 AFSX | I/O pin | |||
| McASP2 AFSR | I/O pin | |||
| McASP2 AFSX | I/O pin | |||
| TIMER19 | TIMER19_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER19 Interface Clock |
| TIMER19_FCLK | WKUP_HFOSC0_CLKOUT | WKUP_HFOSC0 | TIMER19 Functional Clock. The clock is sourced by one of the following:
| |
| HFOSC1_CLKOUT | HFOSC1 | |||
| MAIN_PLL0_HSDIV1_CLKOUT | PLL0_HSDIV1 | |||
| CLK_12M_RC | WKUP_RC_OSC_12M | |||
| MAIN_PLL3_HSDIV3_CLKOUT | PLL3_HSDIV3 | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| WKUP_LFXOSC0_CLKOUT | WKUP_LFXOSC0 | |||
| CPTS_RFT_CLK | I/O pin | |||
| MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
| MAIN_PLL2_HSDIV6_CLKOUT | PLL4_HSDIV6 | |||
| MAIN_PLL4_HSDIV2_CLKOUT | PLL4_HSDIV2 | |||
| CPTS_GENF2 | NAVSS0_CPTS0 | |||
| CPTS_GENF3 | NAVSS0_CPTS0 | |||
| CPSW5X_CPTS_GENF0 | NAVSS0_CPTS0 | |||
| CPTS_GENF4 | NAVSS0_CPTS0 | |||
| McASP0 AFSR | I/O pin | |||
| McASP0 AFSX | I/O pin | |||
| McASP1 AFSR | I/O pin | |||
| McASP1 AFSX | I/O pin | |||
| McASP2 AFSR | I/O pin | |||
| McASP2 AFSX | I/O pin | |||
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| TIMER0 | TIMER0_RST | MOD_G_RST | LPSC70 | Asyncronous Reset to TIMER0 |
| TIMER1 | TIMER1_RST | MOD_G_RST | LPSC71 | Asyncronous Reset to TIMER1 |
| TIMER2 | TIMER2_RST | MOD_G_RST | LPSC72 | Asyncronous Reset to TIMER2 |
| TIMER3 | TIMER3_RST | MOD_G_RST | LPSC73 | Asyncronous Reset to TIMER3 |
| TIMER4 | TIMER4_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER4 |
| TIMER5 | TIMER5_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER5 |
| TIMER6 | TIMER6_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER6 |
| TIMER7 | TIMER7_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER7 |
| TIMER8 | TIMER8_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER8 |
| TIMER9 | TIMER9_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER9 |
| TIMER10 | TIMER10_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER10 |
| TIMER11 | TIMER11_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER11 |
| TIMER12 | TIMER12_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER12 |
| TIMER13 | TIMER13_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER13 |
| TIMER14 | TIMER14_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER14 |
| TIMER15 | TIMER15_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER15 |
| TIMER16 | TIMER16_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER16 |
| TIMER17 | TIMER17_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER17 |
| TIMER18 | TIMER18_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER18 |
| TIMER19 | TIMER19_RST | MOD_G_RST | LPSC11 | Asyncronous Reset to TIMER19 |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| TIMER0 | TIMER0_INTR_PEND_0 | GIC500_SPI_IN_256 | COMPUTE_CLUSTER0 | TIMER0 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_108 | MAIN2MCU_LVL_INTRTR0 | TIMER0 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_289 | R5FSS0_CORE0 | TIMER0 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_289 | R5FSS0_CORE1 | TIMER0 Interrupt Request | Level | ||
| TIMER1 | TIMER1_INTR_PEND_0 | GIC500_SPI_IN_257 | COMPUTE_CLUSTER0 | TIMER1 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_109 | MAIN2MCU_LVL_INTRTR0 | TIMER1 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_290 | R5FSS0_CORE0 | TIMER1 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_290 | R5FSS0_CORE1 | TIMER1 Interrupt Request | Level | ||
| TIMER2 | TIMER2_INTR_PEND_0 | GIC500_SPI_IN_258 | COMPUTE_CLUSTER0 | TIMER2 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_110 | MAIN2MCU_LVL_INTRTR0 | TIMER2 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_291 | R5FSS0_CORE0 | TIMER2 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_291 | R5FSS0_CORE1 | TIMER2 Interrupt Request | Level | ||
| TIMER3 | TIMER3_INTR_PEND_0 | GIC500_SPI_IN_259 | COMPUTE_CLUSTER0 | TIMER3 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_111 | MAIN2MCU_LVL_INTRTR0 | TIMER3 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_292 | R5FSS0_CORE0 | TIMER3 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_292 | R5FSS0_CORE1 | TIMER3 Interrupt Request | Level | ||
| TIMER4 | TIMER4_INTR_PEND_0 | GIC500_SPI_IN_260 | COMPUTE_CLUSTER0 | TIMER4 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_112 | MAIN2MCU_LVL_INTRTR0 | TIMER4 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_293 | R5FSS0_CORE0 | TIMER4 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_293 | R5FSS0_CORE1 | TIMER4 Interrupt Request | Level | ||
| TIMER5 | TIMER5_INTR_PEND_0 | GIC500_SPI_IN_261 | COMPUTE_CLUSTER0 | TIMER5 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_113 | MAIN2MCU_LVL_INTRTR0 | TIMER5 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_294 | R5FSS0_CORE0 | TIMER5 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_294 | R5FSS0_CORE1 | TIMER5 Interrupt Request | Level | ||
| TIMER6 | TIMER6_INTR_PEND_0 | GIC500_SPI_IN_262 | COMPUTE_CLUSTER0 | TIMER6 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_114 | MAIN2MCU_LVL_INTRTR0 | TIMER6 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_295 | R5FSS0_CORE0 | TIMER6 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_295 | R5FSS0_CORE1 | TIMER6 Interrupt Request | Level | ||
| TIMER7 | TIMER7_INTR_PEND_0 | GIC500_SPI_IN_263 | COMPUTE_CLUSTER0 | TIMER7 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_115 | MAIN2MCU_LVL_INTRTR0 | TIMER7 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_296 | R5FSS0_CORE0 | TIMER7 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_296 | R5FSS0_CORE1 | TIMER7 Interrupt Request | Level | ||
| TIMER8 | TIMER8_INTR_PEND_0 | GIC500_SPI_IN_264 | COMPUTE_CLUSTER0 | TIMER8 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_116 | MAIN2MCU_LVL_INTRTR0 | TIMER8 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_297 | R5FSS0_CORE0 | TIMER8 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_297 | R5FSS0_CORE1 | TIMER8 Interrupt Request | Level | ||
| TIMER9 | TIMER9_INTR_PEND_0 | GIC500_SPI_IN_265 | COMPUTE_CLUSTER0 | TIMER9 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_117 | MAIN2MCU_LVL_INTRTR0 | TIMER9 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_298 | R5FSS0_CORE0 | TIMER9 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_298 | R5FSS0_CORE1 | TIMER9 Interrupt Request | Level | ||
| TIMER10 | TIMER10_INTR_PEND_0 | GIC500_SPI_IN_266 | COMPUTE_CLUSTER0 | TIMER10 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_118 | MAIN2MCU_LVL_INTRTR0 | TIMER10 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_299 | R5FSS0_CORE0 | TIMER10 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_299 | R5FSS0_CORE1 | TIMER10 Interrupt Request | Level | ||
| TIMER11 | TIMER11_INTR_PEND_0 | GIC500_SPI_IN_267 | COMPUTE_CLUSTER0 | TIMER11 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_119 | MAIN2MCU_LVL_INTRTR0 | TIMER11 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_300 | R5FSS0_CORE0 | TIMER11 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_300 | R5FSS0_CORE1 | TIMER11 Interrupt Request | Level | ||
| TIMER12 | TIMER12_INTR_PEND_0 | GIC500_SPI_IN_268 | COMPUTE_CLUSTER0 | TIMER12 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_120 | MAIN2MCU_LVL_INTRTR0 | TIMER12 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_168 | R5FSS0_CORE0 | TIMER12 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_168 | R5FSS0_CORE1 | TIMER12 Interrupt Request | Level | ||
| TIMER13 | TIMER13_INTR_PEND_0 | GIC500_SPI_IN_269 | COMPUTE_CLUSTER0 | TIMER13 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_121 | MAIN2MCU_LVL_INTRTR0 | TIMER13 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_169 | R5FSS0_CORE0 | TIMER13 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_169 | R5FSS0_CORE1 | TIMER13 Interrupt Request | Level | ||
| TIMER14 | TIMER14_INTR_PEND_0 | GIC500_SPI_IN_270 | COMPUTE_CLUSTER0 | TIMER14 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_122 | MAIN2MCU_LVL_INTRTR0 | TIMER14 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_170 | R5FSS0_CORE0 | TIMER14 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_170 | R5FSS0_CORE1 | TIMER14 Interrupt Request | Level | ||
| TIMER14_TIMER_PWM_0 | TIMESYNC_INTRTR0_IN_2 | TIMESYNC_INTRTR0 | TIMER14 Timesync Event | Level | |
| TIMER15 | TIMER15_INTR_PEND_0 | GIC500_SPI_IN_271 | COMPUTE_CLUSTER0 | TIMER15 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_123 | MAIN2MCU_LVL_INTRTR0 | TIMER15 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_171 | R5FSS0_CORE0 | TIMER15 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_171 | R5FSS0_CORE1 | TIMER15 Interrupt Request | Level | ||
| TIMER15_TIMER_PWM_0 | TIMESYNC_INTRTR0_IN_3 | TIMESYNC_INTRTR0 | TIMER15 Timesync Event | Level | |
| TIMER16 | TIMER16_INTR_PEND_0 | GIC500_SPI_IN_272 | COMPUTE_CLUSTER0 | TIMER16 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_124 | MAIN2MCU_LVL_INTRTR0 | TIMER16 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_172 | R5FSS0_CORE0 | TIMER16 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_172 | R5FSS0_CORE1 | TIMER16 Interrupt Request | Level | ||
| TIMER16_TIMER_PWM_0 | TIMESYNC_INTRTR0_IN_40 | TIMESYNC_INTRTR0 | TIMER16 Timesync Event | Level | |
| TIMER17 | TIMER17_INTR_PEND_0 | GIC500_SPI_IN_273 | COMPUTE_CLUSTER0 | TIMER17 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_125 | MAIN2MCU_LVL_INTRTR0 | TIMER17 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_173 | R5FSS0_CORE0 | TIMER17 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_173 | R5FSS0_CORE1 | TIMER17 Interrupt Request | Level | ||
| TIMER17_TIMER_PWM_0 | TIMESYNC_INTRTR0_IN_41 | TIMESYNC_INTRTR0 | TIMER17 Timesync Event | Level | |
| TIMER18 | TIMER18_INTR_PEND_0 | GIC500_SPI_IN_274 | COMPUTE_CLUSTER0 | TIMER18 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_126 | MAIN2MCU_LVL_INTRTR0 | TIMER18 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_174 | R5FSS0_CORE0 | TIMER18 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_174 | R5FSS0_CORE1 | TIMER18 Interrupt Request | Level | ||
| TIMER18_TIMER_PWM_0 | TIMESYNC_INTRTR0_IN_42 | TIMESYNC_INTRTR0 | TIMER18 Timesync Event | Level | |
| TIMER19 | TIMER19_INTR_PEND_0 | GIC500_SPI_IN_275 | COMPUTE_CLUSTER0 | TIMER19 Interrupt Request | Level |
| MAIN2MCU_LVL_INTRTR0_IN_127 | MAIN2MCU_LVL_INTRTR0 | TIMER19 Interrupt Request | Level | ||
| R5FSS0_CORE0_INTR_IN_175 | R5FSS0_CORE0 | TIMER19 Interrupt Request | Level | ||
| R5FSS0_CORE1_INTR_IN_175 | R5FSS0_CORE1 | TIMER19 Interrupt Request | Level | ||
| TIMER19_TIMER_PWM_0 | TIMESYNC_INTRTR0_IN_43 | TIMESYNC_INTRTR0 | TIMER19 Timesync Event | Level | |