SPRUIU1D July 2020 – December 2024 DRA821U , DRA821U-Q1
Table 11-139 shows the mapping of timesync event sources to SYNC[3:0] device output pins.
| Pin Event | Event Source | Description | Type |
|---|---|---|---|
| SYNC0_OUT | TIMESYNC_INTRTR0_OUTL_34 | TIMESYNC_INTRTR0 selectable timesync event 34 | Level |
| SYNC1_OUT | TIMESYNC_INTRTR0_OUTL_35 | TIMESYNC_INTRTR0 selectable timesync event 35 | Level |
| SYNC2_OUT | TIMESYNC_INTRTR0_OUTL_36 | TIMESYNC_INTRTR0 selectable timesync event 36 | Level |
| SYNC3_OUT | TIMESYNC_INTRTR0_OUTL_37 | TIMESYNC_INTRTR0 selectable timesync event 37 | Level |