SPRUIU1D July 2020 – December 2024 DRA821U , DRA821U-Q1
| Step | Register/Bit Field/Programming Model | Value |
|---|---|---|
| Start the channel | MCSPI_CHCTRL_0/1/2/3[0] EN | 1 |
| Wait until channel_enable = TRUE | ||
| Wait until last_transfer = TRUE | ||
| Wait for end of transfer | MCSPI_CHSTAT_0/1/2/3[2] EOT | =1 |
| Stop the channel | MCSPI_CHCTRL_0/1/2/3[0] EN | 0 |
| Wait until channel_enable = FALSE | ||
| Step | Register/Bit Field/Programming Model | Value |
|---|---|---|
| Read MCSPI_IRQSTATUS | MCSPI_IRQSTATUS | 0x- |
| Write MCSPI_IRQSTATUS to reset channel status bits | MCSPI_IRQSTATUS[channel i bits] | 0b1111 |
| IF: RXx_FULL | ||
| IF: read_count = N - 2 | ||
| last_transfer = TRUE | ||
| channel_enable = FALSE | ||
| ENDIF | ||
| IF: read_count < N | ||
| Read the receiver register | MCSPI_RX_0/1/2/3 | 0x- |
| Increment read_count +1 | ||
| ENDIF | ||
| ENDIF | ||