SPRADO3B December 2024 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
For implementation guidelines and routing topology, see the AM62x, AM62Lx DDR Board Design and Layout Guidelines.
The controller supports both DDR4 and LPDDR4. The LPDDR4 address bus is 6-bit wide and connected to the first 6-bits of the processor DDR_A port and the other signals are left unconnected. When using LPDDR4, the extra address signals (used for DDR4) are not used and can be left unconnected. Refer to the AM62x, AM62Lx DDR Board Design and Layout Guidelines when designing the DDR portion of custom board.