SPRADO3B December 2024 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
Read the note at the end of Pin Connectivity Requirements section of processor-specific data sheet for connecting processor IOs.
The processor family supports x2 GPIO module instances (GPIO0 and GPIO1) in the MAIN domain and x1 GPIO module instance MCU_GPIO0) in MCU domain. The general-purpose input/output (GPIO) peripheral supports signals (pins) that can be configured as either inputs or outputs. When configured as an output, software can write to internal registers to control the state driven on the output pins. When configured as an input, software can read the state of the input by reading the internal registers. In addition, the GPIO peripheral can generate host CPU interrupts and DMA synchronization events in different interrupt/event generation modes. The Pin Attributes and Signal Descriptions sections of the processor-specific data sheet provides information on the processor pins that can be configured as GPIOs (push-pull type) supporting LVCMOS and SDIO buffer types. Other type of IOs supported by the processor are also described in the Pin Attributes section.
Refer below FAQs: