SPRADO3B December 2024 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
The processor peripherals (UART, MCAN, MCSPI, MCASP, I2C) implements IOSET. The recommendation is to verify and use the correct IOSET in the custom board design. Timing closure for the interface is based the IOSETs.
The processor family supports x6 (six) (x2 (two) I2C compliant, fail-safe open-drain output type IO buffer and x4 (four) LVCMOS buffer type emulated open-drain output type IO) instances of I2C interfaces. The supported I2C interfaces include x4 MAIN domain (LVCMOS IO buffers are used to emulate open-drain output type IO), x1 MCU domain (I2C compliant open-drain output type IO buffer) and x1 WKUP domain (I2C compliant open-drain output type IO buffer) I2C interfaces.
The MCU_I2C0 and WKUP_I2C0 interfaces are fail-safe, true open-drain output type IO buffers, and are fully compliant to the I2C specifications (Refer to the Philips I2C-bus specification version 2.1 for timing details).
The processor family includes multi controller Inter-Integrated Circuit (I2C) controllers, each of which provides an interface between a local host (LH, AM62x processor) and any I2C-bus-compatible device that connects via the I2C bus.
Each I2C instance can be configured to be an I2C-compatible target or controller device. I2C interface can be implemented with dedicated, I2C compliant, open-drain output type IO buffers, or with standard LVCMOS IO buffers. The I2C instances associated with open-drain IO buffers support HS-mode (up to 3.4Mbps when the IO buffers are operating at 1.8V and support up to 400Kbps when the IO buffers are operating at 3.3V). The I2C instances associated with LVCMOS IO buffers support Fast-mode (up to 400Kbps).