SPRADO3B December 2024 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
Buffering of clock and JTAG interface signals are recommended whenever the JTAG interface connects to more than one attached device. Buffering of clock is recommended even for single device implementations. For implementation, see the processor-specific SK.
When trace interface is used, the recommendation is to connect TRC_DATAn signals to the emulation connector. All TRC_DATAn signals are pin-MUXed with other signals. The recommendation is to use either trace functionality or a GPMC interface. Short and skew matched connections (board trace) for TRC_DATAn signals are used for trace functionality. The trace signals are referenced to (powered by) VDDSHV3, and can be at a different supply voltage from the other JTAG signals. For additional recommendations on TRC/EMU design and layout, see the Emulation and Trace Headers Technical Reference Manual. A summary is available in the XDS Target Connection Guide.
When boundary scan is used, the recommendation is to connect EMU0 and EMU1 pins to the JTAG connector.
For implementation of the JTAG interface, see the Emulation and Trace Headers Technical Reference Manual.