SPRADO3B December 2024 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
AM625SIP supports integrated LPDDR4 memory. The DDRSS0 signals are reassigned internally to provided the required power supplies and connect external calibration resistor (DDR_ZQ) and external DDR_RESETn pulldown resistor (DDR0_RESET0_N, 10kΩ).
For connecting the power supplies and the calibration resistor including the value, tolerance and supply, see the processor-specific data sheet (AM625SIP – AM6254 Sitara Processor with Integrated LPDDR4 SDRAM).
AM625SIP System In Package (SIP) is a derivative of the ALW packaged AM6254 device, with the addition of integrated LPDDR4 SDRAM. AM625SIP – AM6254 Sitara Processor with Integrated LPDDR4 SDRAM document only defines differences or exceptions to the ALW packaged AM6254 device defined in AM62x Sitara Processors Data sheet (revision B or later).