SPRADO3B December 2024 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
Pin package delay consideration is not necessary. During the training process, there is per-bit deskew which can compensate for package length mismatches. As long as match pin to pin on board according to the skews in the AM62x, AM62Lx DDR Board Design and Layout Guidelines application note, the training can take care of optimizing skews across byte lanes and ctrl/addr signals.
The pin delay for DDRSS signals have been included in the in the Additional Information: Package Delays section of AM62x, AM62Lx DDR Board Design and Layout Guidelines (SPRAD06C – MARCH 2022 – REVISED MARCH 2025) application note on TI.com.
The pin delays provided in this appendix are measured from processor die pad to processor package pin.
See the following FAQ:
[FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM624SIP: AM6254 LPDDR4 LENGHT/DELAY MATCHING