SLLSFE8B November 2024 – November 2025 TCAN2845-Q1 , TCAN2847-Q1
PRODUCTION DATA
INT_3 is shown in Table 9-124 and described in Table 9-125.
Return to Table 9-1.
Interrupt set when the internal EEPROM used for trimming has a CRC error. Upon power up, the device loads an internal register from the EEPROM and performs a CRC check. If an error is present after eight attempts of loading valid data the CRC_EEPROM interrupt is set. This indicates an error that can impact device performance. This is repeated when the device leaves sleep mode or fail-safe mode due to a wake event.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| SPIERR | SWERR | FSM | CRCERR | VCC1SC | RSTR_CNT | TSD_CAN_LIN | CRC_EEPROM |
| R/W1C-0b | RH-0b | R/W1C-0b | R/W1C/H-0b | R/W1C/H-0b | R/W1C/H-0b | R/W1C-0b | R/W1C-0b |
| Bit | Field | Type | Reset | Description0b |
|---|---|---|---|---|
| 7 | SPIERR | R/W1C | 0b | Sets when SPI status bit sets |
| 6 | SWERR | RH | 0b | Logical OR of (SW_EN=1 and NOT(SWCFG)) and FRAME_OVF. Selective Wake is not always enabled while SWERR is set |
| 5 | FSM | R/W1C | 0b | Entered fail-safe mode. |
| 4 | CRCERR | R/W1C/H | 0b | SPI CRC error detected |
| 3 | VCC1SC | R/W1C/H | 0b | VCC1 short detected |
| 2 | RSTR_CNT | R/W1C/H | 0b | Restart counter exceeded programmed count |
| 1 | TSD_CAN_LIN | R/W1C | 0b | Thermal Shutdown due to VCC2, CAN or LIN transceiver |
| 0 | CRC_EEPROM | R/W1C | 0b | EEPROM CRC error |