SLLSFE8B November 2024 – November 2025 TCAN2845-Q1 , TCAN2847-Q1
PRODUCTION DATA
PWM2_CNTL3 is shown in Table 9-61 and described in Table 9-62.
Return to Table 9-1.
Bits 0 - 7 of the 10-bit PWM2 and PWM4. Used with register h'23[1:0]. Rewrite these register bits (even if unchanged) if h'22 or h'23 are changed. New PWM settings take effect only after writing into the LSB bits.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| PWM2_DC | |||||||
| R/W-00h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-0 | PWM2_DC | R/W | 00h | Bits 0 - 7 of the 10-bit PWM2 00h = 100% off when used with 'h23[1:0] = 00b xxh = On time with an increase of≅ 0.1% when used with 'h23[1:0] FFh = 100% on when used with 'h23[1:0] = 11b |