SLLSFE8B November 2024 – November 2025 TCAN2845-Q1 , TCAN2847-Q1
PRODUCTION DATA
SBC_CONFIG1 is shown in Table 9-17 and described in Table 9-18.
Return to Table 9-1.
Used to configure the SW. Bits 0, 3- 5 and 7 can be saved to EEPROM if used.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| CAN_SLOPE_CTRL_EN | FSM_CYC_WK_EN | VCC1_SLP_ACT | UVCC1_SEL | SW_FSM_EN | SW_SLP_EN | SW_POL_SEL | |
| R/W-0b | R/W-0b | R/W-0b | R/W-00b | R/W-0b | R/W-0b | R/W-1b | |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | CAN_SLOPE_CTRL_EN | R/W | 0b | Enables slope control on CAN transceiver0b = Disabled 1b = Enabled |
| 6 | FSM_CYC_WK_EN | R/W | 0b | Enables cyclic wake in fail-safe mode 0b = Disabled 1b = Enabled |
| 5 | VCC1_SLP_ACT | R/W | 0b | Action to take when VCC1 is enabled on in sleep mode due
to a wake event 0b = indicate wake event with nINT pin only 1b = Transition to restart mode |
| 4-3 | UVCC1_SEL | R/W | 00b | VCC1 under-voltage threshold select 00b = Threshold 1 01b = Threshold 2 10b = Threshold 3 11b = Threshold 4 |
| 2 | SW_FSM_EN | R/W | 0b | Enables the SW pin to become a digital wake up pin when in fail-safe mode: 0b = Disabled 1b = Enabled |
| 1 | SW_SLP_EN | R/W | 0b | Enables the SW pin to become a digital wake up pin when in sleep mode: 0b = Disabled 1b = Enabled |
| 0 | SW_POL_SEL | R/W | 1b | Selects the input polarity of the SW pin 0b = Active low 1b = Active high |