SLLSFE8B November 2024 – November 2025 TCAN2845-Q1 , TCAN2847-Q1
PRODUCTION DATA
WAKE_PIN_CONFIG2 is shown in Table 9-25 and described in Table 9-26.
Return to Table 9-1.
Device wake configuration register
Bits 0-1, 5, and 6 are saved to EEPROM if used.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| WAKE_PULSE_CONFIG | WAKE1_SENSE | TWK_CYC_SET | nINT_SEL | RXD_WK_CONFIG | WAKE1_LEVEL | ||
| R/W-0b | R/W-0b | R/W-0b | R/W-00b | R/W-0b | R/W-10b | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | WAKE_PULSE_CONFIG | R/W | 0b | Set WAKE pin expected pulse direction for all WAKE pins 0b = Low –> High –> Low 1b = High –> Low –> High |
| 6 | WAKE1_SENSE | R/W | 0b | This bit is a dual function bit which is determined by how the WAKE_VBAT_MON bit is
configured: When WAKE_VBAT_MON = 0b the bit is WAKE1_SENSE and configures the WAKE1 pin for static or cyclic wake 0b = Static 1b = Cyclic When WAKE_VBAT_MON = 1b the bit becomes OV_WAKE12SW_DIS, which is used to link the internal switch between WAKE1 and WAKE2 pins to OVHSS 0b = Enabled and if OVHSS is reached, the switch is turned off 1b = Disabled |
| 5 | TWK_CYC_SET | R/W | 0b | Sets the tWK_CYC time (µs) for determining WAKE pin status for cyclic sensing for all WAKE pins 0b = Shorter time window 1b = Longer Time window |
| 4-3 | nINT_SEL | R/W | 00b | nINT configuration selection: active low 00b = Global interrupt 01b = Watchdog failure output 10b = Bus fault interrupt 11b = Wake request |
| 2 | RXD_WK_CONFIG | R/W | 0b | Configures RXD pin behavior from a wake event 0b = Pulled low 1b = Toggle |
| 1-0 | WAKE1_LEVEL | R/W | 10b | WAKE1 pin threshold level; Mid-point value in 2V window, except for 00b. 00b = VCC1 01b = 2.5V 10b = 4V 11b = 6V |