SLLSFE8B November 2024 – November 2025 TCAN2845-Q1 , TCAN2847-Q1
PRODUCTION DATA
HSS_CNTL3 is shown in Figure 9-1 and described in Table 9-117.
Return to Table 9-1.
Used to determine HSS behavior during VHSS over/under-voltage and Register 8'h0E[7:5] provides the status of VEXCC, VCC2 and VCAN.
Bit 0 and 4 are saved to EEPROM if used.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| HSS_OV_SD_DIS | HSS_UV_SD_DIS | HSS_OV_UV_REC | SLP_CYC_WK_EN | VEXCC_STATUS | VCC2_STATUS | VCAN_STATUS | RSTRT_TMR_SEL |
| R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/H-0b | R/H-0b | R/H-0b | R/W-0b |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | HSS_OV_SD_DIS | R/W | 0b | Disables high-side switches from shutting down due to an OVHSS event 0b = HSS are turned off due to OVHSS Enabled 1b = HSS remain as configured under OVHSS condition |
| 6 | HSS_UV_SD_DIS | R/W | 0b | Disables high-side switches from shutting down due to an UVHSS event 0b = HSS are turned off due to UVHSS 1b = HSS remain as configured under UVHSS condition |
| 5 | HSS_OV_UV_REC | R/W | 0b | Disables high-side switches from automatically recovering to previous state due to an OVHSS or UVHSS event 0b = Enabled 1b = Disabled |
| 4 | SLP_CYC_WK_EN | R/W | 0b | Enables Cyclic Wake in sleep mode based upon timer 1, timer 2, or SWE timer 0b = Disabled 1b = Enabled |
| 3 | VEXCC_STATUS | R/H | 0b | VEXCC status 0b = UVEXCC or off 1b = In regulation |
| 2 | VCC2_STATUS | R/H | 0b | VCC2 status 0b = UVCC2 or off 1b = In regulation |
| 1 | VCAN_STATUS | R/H | 0b | VCAN status 0b = UVCAN or off 1b = Good |
| 0 | RSTRT_TMR_SEL | R/W | 0b | Selects the restart timer used to exit restart mode if VCC1 does not exceed UVCC1R 0b = tRSTTO 1b = tINACTIVE; which must be enabled |