SLLSFE8B November 2024 – November 2025 TCAN2845-Q1 , TCAN2847-Q1
PRODUCTION DATA
WAKE1 and WAKE2 have an internal switch between them that allows a VBAT monitoring capability. This is accomplished by programming the WAKE_PIN_CONFIG1 register 8'h11[4] WAKE_VBAT_MON to 1b = On, see Figure 8-14. This closes the switch and disables WAKE1 and WAKE2 functionality. Refer to Table 10-1 for the values of RWK-BAT and the resistors RDIV1 and RDIV2.
The WAKE1 and WAKE2 pins are capable of working with voltages up to 40V, which allows a high enough voltage onto the WAKE2 pin that the processor pin connected to the WAKE2 pin can be damaged. To avoid this, the OVHSS parameter can be used to turn off the switch. The WAKE1_SENSE bit at WAKE_PIN_CONFIG2 register 8'h12[6] is a dual function register bit. When WAKE_VBAT_MON = 0b the WAKE1_SENSE bit determines whether WAKE1 pin is a static wake input or cyclic wake input. When WAKE_VBAT_MON = 1b the WAKE1_SENSE bit becomes OV_WAKE12SW_DIS. When OV_WAKE12SW_DIS = 0b, the TCAN284x-Q1 turns off the switch between WAKE1 and WAKE2 when VHSS reaches the OVHSS limit.
Refer to Table 10-1 for the recommended values of external components