SWRU626 December 2025 CC3501E , CC3551E
Table 7-39 lists the memory-mapped registers for the PRCM_SCRATCHPAD registers. All register offset addresses not listed in Table 7-39 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Section |
|---|---|---|---|
| 1000h | LINE2 | Scratch Register 2 | Section 7.5.1 |
Complex bit access types are encoded to fit into small table cells. Table 7-40 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Write Type | ||
| W | W | Write |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
LINE2 is shown in Table 7-41.
Return to the Summary Table.
PRCM SCRATCHPAD 2 m33 messages which should survive AON Reset: OTA info -number of bits? Critical error types + indication if reset applied for this error- number of bits?
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | VAL | R/W | 0h | VALUE LINE 2 Scratch pad line 2 |