SWRU626 December 2025 CC3501E , CC3551E
The ADC supports operation in 12-bit resolution mode. The conversion phase requires a total of 14 conversion clock cycles. The conversion window is based on the resolution mode and the frequency of ADCCLK. For more details, refer to Figure 24-2 and Figure 24-3.