The I/O Mux configures I/O pins and
maps peripheral signals to physical pins (GPIOx). This chapter explains the I/O Mux
functions and gives examples on how to map peripheral functions to the pins chosen
by the user.
- Each pin can be mapped to a
specific set of peripherals using IOMUX.GPIOn.PCFG register
- GPIOn (GPIO0 to GPIO44) are the
logical names of the different I/O pins on the specific package, see the device
specific data sheet for more information on package pin designation
- 8 of these GPIOs also have analog
capabilities
- Pins can also be mapped to the digital test bus (DTB) to bring out clocks or
physical signals like interrupts
- The device-specific data sheet provides:
- Mapping between GPIOn and
pins for the different packages
- Peripheral pin mapping