SWRU626 December 2025 CC3501E , CC3551E
The table below shows the possible HW events input to GPTIMER0. This should be configured in the SOC_AON.GPT0EVTCTL0 register.
| Select Config | Event Name |
|---|---|
| 0 | 1'b0 |
| 1 | 1'b1 |
| 2 | UART0 IRQ |
| 3 | UART1 IRQ |
| 4 | I2C0 IRQ |
| 5 | I2C1 IRQ |
| 6 | SPI0 IRQ |
| 7 | SPI1 IRQ |
| 8 | GPTIMER1 DMA Trigger |
| 9 | GPTIMER1 Event 0 |
| 10 | GPTIMER1 Event 1 |
| 11 | GPTIMER1 Event 2 |
| 12 | GPTIMER1 Event 3 |
| 13 | Reserved |
| 14 | I2S IRQ |
| 15 | PDM IRQ |
| 16 | DCAN IRQ 0 |
| 17 | DCAN IRQ 1 |
| 18 | ADC IRQ |
| 19 | ADC Event |
| 20 | GPIO0 IRQ |
| 21 | GPIO1 IRQ |
| 22 | GPIO2 IRQ |
| 23 | GPIO3 IRQ |
| 24 | GPIO4 IRQ |
| 25 | GPIO5 IRQ |
| 26 | GPIO6 IRQ |
| 27 | Reserved |
| 28 | Reserved |
| 29 | Reserved |
| 30 | GPIO10 IRQ |
| 31 | GPIO11 IRQ |
| 32 | GPIO12 IRQ |
| 33 | GPIO13 IRQ |
| 34 | GPIO14 IRQ |
| 35 | GPIO15 IRQ |
| 36 | GPIO16 IRQ |
| 37 | GPIO17 IRQ |
| 38 | GPIO18 IRQ |
| 39 | GPIO19 IRQ |
| 40 | Reserved |
| 41 | Reserved |
| 42 | Reserved |
| 43 | Reserved |
| 44 | Reserved |
| 45 | Reserved |
| 46 | GPIO26 IRQ |
| 47 | GPIO27 IRQ |
| 48 | GPIO28 IRQ |
| 49 | GPIO29 IRQ |
| 50 | GPIO30 IRQ |
| 51 | GPIO31 IRQ |
| 52 | GPIO32 IRQ |
| 53 | GPIO33 IRQ |
| 54 | GPIO34 IRQ |
| 55 | GPIO35 IRQ |
| 56 | GPIO36 IRQ |
| 57 | GPIO37 IRQ |
| 58 | Reserved |
| 59 | Reserved |
| 60 | Reserved |
| 61 | Reserved |
| 62 | Reserved |
| 63 | Reserved |
| 64 | Reserved |
| 65 | Systimer IRQ |
| 66 | Systimer heartbeat |
| 67 | Systimer Ch0 Event |
| 68 | Systimer Ch1 Event |
| 69 | Systimer LFTICK IRQ |
| 70 | Reserved |
| 71 | Reserved |
| 72 | RTC IRQ |
| 73 | SoC Errors IRQ |
| else | 1'b0 |