SPRSP65G April 2021 – May 2024 AM2431 , AM2432 , AM2434
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-64, Figure 6-52, Table 6-65, and Figure 6-53 present timing requirements and switching characteristics for SPI – Controller Mode.
| NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| SM4 | tsu(POCI-SPICLK) | Setup time, SPIn_D[x] valid before SPIn_CLK active edge | 2.8 | ns | |
| SM5 | th(SPICLK-POCI) | Hold time, SPIn_D[x] valid after SPIn_CLK active edge | 3 | ns |
Figure 6-52 MCSPI Controller Mode Receive
Timing| NO. | PARAMETER | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|---|
| SM1 | tc(SPICLK) | Cycle time, SPIn_CLK | 20 | ns | ||
| SM2 | tw(SPICLKL) | Pulse duration, SPIn_CLK low | 0.5P - 1(1) | ns | ||
| SM3 | tw(SPICLKH) | Pulse duration, SPIn_CLK high | 0.5P - 1(1) | ns | ||
| SM6 | td(SPICLK-PICO) | Delay time, SPIn_CLK active edge to SPIn_D[x] | -3 | 2.5 | ns | |
| SM7 | td(CS-PICO) | Delay time, SPIn_CSi active edge to SPIn_D[x] | 5 | ns | ||
| SM8 | td(CS-SPICLK) | Delay time, SPIn_CSi active to SPIn_CLK first edge | PHA = 0 | B - 4(2) | ns | |
| PHA = 1 | A - 4(3) | ns | ||||
| SM9 | td(SPICLK-CS) | Delay time, SPIn_CLK last edge to SPIn_CSi inactive | PHA = 0 | A - 4(4) | ns | |
| PHA = 1 | B - 4(5) | ns | ||||
Figure 6-53 MCSPI Controller Mode Transmit
Timing