SBASAO8 June 2025 DAC39RF20
ADVANCE INFORMATION
The device has several available delays on the clock and SYSREF paths that can be used for device and SYSREF alignment (see Figure 7-9). In the clock path there is a programmable inversion and a fine delay adjustment DADJ, which is controlled by TADJ register (when SRCAL_EN = 0) or by the automatic SYSREF calibration engine (when SRCAL_EN = 1). In the SYSREF path there is a fine delay adjustment DSYS controlled by TSYS. An initial value for TSYS is controlled by the TSYS register (SRCAL_EN=0 or SRTRK_EN=0) and then by the automatic SYSREF calibration engine (when SRCAL_EN=1 and SRTRK_EN=1). When SRCAL_EN=1, the Automatic SYSREF Calibration and Tracking values can be read via the TADJ_CAL and TSYS_CAL registers.
The delay registers consist of 3 delay fields: coarse, medium and fine. For each field, a value of zero produces minimum delay. The specifications for the delay range and step are given in Section 6.8.
| Register Bits | Description |
|---|---|
| 18:14 | 32 step coarse delay |
| 13:10 | 13 step medium delay – Values >12 are not allowed |
| 9:0 | 1024 step fine delay |