SNIU028E February 2016 – February 2025 UCD3138 , UCD3138064 , UCD3138064A , UCD3138128 , UCD3138A , UCD3138A64
The FILTER_DUTY_SEL bit field has 2 bits, selecting from 3 modes. These modes select what value is sent to the Resonant Duty input of the Filter Duty multiplicand multiplexer. For example, if LoopMux.FILTERMUX.FILTER0_PER_SEL is set to 0, and the OUTPUT_MULT_SEL bits for Filter 0 are set to 3, then the FILTER_DUTY_SEL will select the Filter Duty multiplicand. This value will be multiplied by the output of the filter to scale it appropriately for the DPWM.
| Bit Value | Multiplier for Filter Value | Result |
|---|---|---|
| 0 | DPWM Period | Maximum Filter output gives 100% duty cycle |
| 1 | Event 2 | Maximum Filter output gives Event 2 duty cycle |
| 2 | Resonant Duty Register | Maximum Filter output gives value of Resonant Duty Register |
| 3 | Not applicable |
Mode 2 is used for LLC with Resonant Mode.