SPRACU5E June 2021 – October 2025 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
The processor families support x2 (two) instances of PRU_ICSSG subsystems and each PRU_ICSSG supports x2 Ethernet ports (MII (10/100) or RGMII (10/100/1000)). See the processor-specific TRM for information on support for SGMII mode. PRU_ICSSG supports industrial protocols and the supported protocols depends on processor selection.
For pin mapping information related to RGMII interface, refer Signal Descriptions, PRU_ICSSG, MAIN Domain section of the processor-specific data sheet.
For selecting the processor with PRU_ICSSG functionality, see the following FAQ:
[FAQ] AM6442: What PRU_ICSSG functionality is on each AM64x device?
For pin mapping information related to MII interface (alternate function), use SysConfig-PinMux tool or processor-specific TRM.
Pin mapping information for the processor pins provided in the processor-specific data sheet for the available primary functions. In case configurable alternate functions are available for any of these pins, the relevant information can be derived using the SysConfig-PinMux tool or by referring to the processor-specific TRM.
For more information, see the Programmable Real-Time Unit and Industrial Communication Subsystem - Gigabit (PRU_ICSSG) section in the Processors and Accelerators chapter of the processor-specific TRM.