General
Review and verify the following for
the custom schematic design:
- Reviewed above "Common
checklist for all sections" section of the user's guide
- Selection of processor
- Connection of ADC0 analog
supply
- Connection of ADC0_REFP and
ADC0_REFN reference inputs and range
- ADC input configuration
- Connection of the analog inputs and input range
- Filtering and decoupling
capacitors for analog inputs and ADC0 supplies
- Connection of ADC0 inputs when
partial or complete ADC0 is not used
Schematic Review
Follow the below list for the custom
schematic design:
- Review selection of processor part number that support ADC0
functionality
- Connection of ADC0 analog supply and reference input as per
processor-specific data sheet and follows the ROC
- Connection of ADC0_REFP and ADC0_REFN reference inputs as per
processor-specific data sheet including the allowed reference input
level
- ADC0 inputs configuration for measurement of analog inputs or digital
input
- The applied analog input
range is within the data sheet input range specification
- Connection of the required filters and decoupling capacitors (The
recommendation is to follow the EVM implementation) for ADC supply, ADC
reference and Analog inputs
- Refer to the pin connectivity requirements for connecting the inputs when
partial or complete ADC0 is not used.
Additional
- Review the ADC0 related
errata.
- ADC0 inputs are not fail-safe.
The recommendation is to not apply any input before the ADC0 supply ramps. When
ADC0 inputs are available before the ADC0 supply ramps, connect the ADC0 inputs
through a switch that is controlled by the processor supply or processor IO to
verify fail-safe operation.