SPRACU5E June 2021 – October 2025 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
The baseline drive impedance and ODT settings for attached memory (DDR4 or LPDDR4) are derived from the signal integrity (SI) simulations performed on the EVM or SK.
The recommendation is to perform simulation on the custom board design to finalize the values as the configuration values can be different compared to the EVM or SK schematic implementation.
The below FAQs can be referenced when simulations are performed:
[FAQ] Using DDR IBIS Models for AM64x, AM243x (ALV), AM62x, AM62L, AM62Ax, AM62D-Q1, AM62Px
To get an overview of the board extraction, board simulation, and analysis methodologies for high speed LPDDR4 interfaces, see the LPDDR4 Board Design Simulations chapter of the AM62Ax, AM62Px, AM62Dx LPDDR4 Board Design and Layout Guidelines application note.
The drive strength can be adjusted using the DDR Register Configuration Tool on SysConfig.
For more information on configuring the DDRSS registers, see the following FAQ:
The FAQ is generic and can also be used for AM64x and AM243x processor families.
For queries related to PDN power SI simulations, see the following FAQ:
[FAQ] AM62A3-Q1: AM62A3-Q1 PDN Power SI SIMULATION Questions
The FAQ is generic and can also be used for AM64x and AM243x processor families.