General
Review and verify the following for
the custom schematic design:
- Reviewed above "Common checklist for all sections" section of the
user's guide
- Connection of the USB3.0
interface signals
- Connection of the USB2.0 interface signals
- Connection of SERDES0_REXT resistor including value and tolerance
- Connection of the required filters and decoupling capacitors
- Clock termination and connections
- Provision for AC coupling capacitors as per recommendation
Schematic Review
Follow the below list for the custom
schematic design:
- Connection of the Transmit and Receive signals as per the USB3.0 requirements
- Connection of the core and analog supplies including filters and decoupling
capacitors
- Connection of the required filters and decoupling capacitors (the recommendation
is to follow the EVM implementation)
- USB3.0 interfaces include both
the Super Speed (SS) signals and USB2.0 connections for backward compatibility
with older USB devices
- SERDES0 PHY Differential Transmit
Data (TX0) and Differential Receive Data (RX0) signals are configured for USB3.0
functionality. SERDES0_TX0_P and SERDES0_TX0_N are configured as USB0_SSTXP and
USB0_SSTXN. SERDES0_RX0_P and SERDES0_RX0_N are configured as USB0_SSRXP and
USB0_SSRXN. The recommendation is to connect a resistor (pulldown) for
SERDES0_REXT (close to processor pin). Refer processor-specific data sheet for
resistor value and tolerance.
- AC-coupling capacitors are recommended for USB3.0 transmit and receive signals.
The recommendation is to place the capacitors closer to the transmitter.
- If an on-board USB3.0 connector is used, the recommendation is to connect the
receive signals from the processor directly to the connector. The AC-coupling
capacitors for the receive signals are expected to be available on the device
connected to the USB3.0 connector.
Additional
- Implementation reference for
USB3.0 SK-AM64B, AM64B starter kit for AM64x Sitara processors.
- Can an A53 core-controlled USB
interface be only a USB 3.0 host, not a USB 3.0 device at the 5Gbps
rate?
USB3.0 in device
mode is not support, only USB2.0 in device mode is support.
- The recommendation is to connect
the USB3.0 signals (differential transmit and receive) and USB2.0 signals
(USB0_DP and USB0_DM) to the USB3.0 (same) connector. Splitting USB3.0 and
USB2.0 signals to different connectors is not allowed (permitted) in the USB3.0
specification.
- The processor USB0_ID pin is not
USB2.0 specific. The same pin is used to determine the operating mode for
USB3.0. The USB0_ID pin is connected directly to VSS through a 0Ω resistor if
operating as a host (Type-A connector used) and open-circuit when operating as a
device (Type-B connector used). Recommendation is to route the USB0_ID signal
from the processor to the Micro USB Type-AB connector, for Dual-Role
configuration.
- USB3.0 and USB2.0 interface
signals are not fail-safe.