SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-108 and Figure 6-87 presents switching characteristics for MMC1/MMC2 – UHS-I SDR50 Mode.
| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| fop(clk) | Operating frequency, MMCx_CLK | 100 | MHz | ||
| SDR505 | tc(clk) | Cycle time, MMCx_CLK | 10 | ns | |
| SDR506 | tw(clkH) | Pulse duration, MMCx_CLK high | 4.45 | ns | |
| SDR507 | tw(clkL) | Pulse duration, MMCx_CLK low | 4.45 | ns | |
| SDR508 | td(clkL-cmdV) | Delay time, MMCx_CLK rising edge to MMCx_CMD transition | 1.2 | 6.35 | ns |
| SDR509 | td(clkL-dV) | Delay time, MMCx_CLK rising edge to MMCx_DAT[3:0] transition | 1.2 | 6.35 | ns |
Figure 6-98 MMC1/MMC2 – UHS-I
SDR50 – Transmit Mode