SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-1 defines the maximum operating frequency of the clocks for each device speed grade and Table 6-2 defines the only valid Operating Performance Points (OPPs) for the device subsystem and core clocks.
| Speed Grade |
MAXIMUM OPERATING FREQUNCY (MHz) | MAXIMUM TRANSITION RATE (MT/s)(1) |
||||
|---|---|---|---|---|---|---|
| A53SS (Cortex-A53x) |
MAIN_SYSCLK0 | PER_SYSCLK0 | WKUP_SYSCLK0 | DDR4 | LPDDR4 | |
| E | 833 | 500 | 400 | 400 | 1600 | 1600 |
| O | 1250 | 500 | 400 | 400 | 1600 | 1600 |
| OPP | A53SS(1) | FIXED OPERATING FREQUENCY OPTIONS (MHz) | MT/s(4) | |||
|---|---|---|---|---|---|---|
| MAIN_SYSCLK0(2) | PER_SYSCLK0(3) | WKUP_SYSCLK0(2) | DDR4 | LPDDR4 | ||
| High | From ARM0 PLL Bypass to Speed Grade Maximum |
500 | 400 | 400 | Speed Grade Maximum |
From 250 (DRAM DLL Off Mode) (5) to Speed Grade Maximum |