SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-120, Figure 6-110, Table 6-121, and Figure 6-111 present timing requirements and switching characteristics for OSPI0 Tap DDR Mode.
| NO. | MODE | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|---|
| O13 | tsu(D-CLK) | Setup time, OSPI0_D[7:0] valid before active OSPI0_CLK edge | No Loopback | (8.0 - (0.975T(1)R(2))) | ns | |
| O14 | th(CLK-D) | Hold time, OSPI0_D[7:0] valid after active OSPI0_CLK edge | No Loopback | (- 2.0 + (0.975T(1)R(2))) | ns | |
Figure 6-110 OSPI0
Timing Requirements – Tap DDR, No Loopback| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| O1 | tc(CLK) | Cycle time, OSPI0_CLK | 20 | ns | |
| O2 | tw(CLKL) | Pulse duration, OSPI0_CLK low | ((0.475P(1)) - 0.3) | ns | |
| O3 | tw(CLKH) | Pulse duration, OSPI0_CLK high | ((0.475P(1)) - 0.3) | ns | |
| O4 | td(CSn-CLK) | Delay time, OSPI0_CSn[3:0] active edge to OSPI0_CLK rising edge | ((0.475P(1)) + ((0.975M(2)R(5)) - 1) | ((0.525P(1)) +( 1.025M(2)R(5)) + 1) | ns |
| O5 | td(CLK-CSn) | Delay time, OSPI0_CLK rising edge to OSPI0_CSn[3:0] inactive edge | ((0.475P(1)) + (0.975N(3)R(5)) - 1) | ((0.525P(1)) + (1.025N(3)R(5)) + 1) | ns |
| O6 | td(CLK-D) | Delay time, OSPI0_CLK active edge to OSPI0_D[7:0] transition | (- 1.0 + (0.975(T(4) + 1)R(5)) - (0.525P(1))) |
(4.0 + (1.025(T(4) + 1)R(5)) - (0.475P(1))) |
ns |
Figure 6-111 OSPI0
Switching Characteristics – Tap DDR, No Loopback