SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
DDRSS0 supports LPDDR4 and DDR4 memory types up to 1600MT/s with a 16-bit bus and in-line ECC, addressing up to 2GB (LPDDR4) and 4GB (DDR4). It features a 128-bit system interface, advanced scheduling and refresh control, full command coherency, and JEDEC-compliant low-power modes for efficient and reliable operation across extended temperature ranges.
For more information, see DDR Subsystem section in Peripherals chapter in the device TRM.