Tables and figures provided in this
section define timing conditions, timing requirements, and switching characteristics
for reset related signals.
Table 6-8 Reset Timing
Conditions
| PARAMETER |
MIN |
MAX |
UNIT |
| INPUT CONDITIONS |
| SRI |
Input slew rate |
VDD(1) = 1.8V |
0.0018 |
|
V/ns |
| VDD(1) = 3.3V |
0.0033 |
|
V/ns |
| OUTPUT CONDITIONS |
| CL |
Output load capacitance |
|
30 |
pF |
(1) VDD stands for corresponding
power supply. For more information on the power supply name and the
corresponding ball(s), see POWER column of the Pin Attributes table.
Table 6-9 PORz Timing
Requirements see Figure 6-13
| NO. |
PARAMETER |
MIN |
MAX |
UNIT |
| RST1 |
th(SUPPLIES_VALID
- PORz) |
Hold time, PORz active (low) at
Power-up after supplies valid (using external crystal
circuit) |
9500000 |
|
ns |
| RST2 |
Hold time, PORz active (low) at
Power-up after supplies valid and external clock stable (using
external LVCMOS clock source) |
1200 |
|
ns |
| RST3 |
tw(PORzL) |
Pulse Width, PORz low after Power-up
(without removal of Power or system reference clock
WKUP_OSC0_XI/XO) |
1200 |
|
ns |
Table 6-10 RESETSTATz Switching
Characteristics see Figure 6-14
| NO. |
PARAMETER |
MIN |
MAX |
UNIT |
| RST6 |
td(PORzL-RESETSTATzL) |
Delay time, PORz active (low) to
RESETSTATz active (low) |
0 |
|
ns |
| RST7 |
td(PORzH-RESETSTATzH) |
Delay time, PORz inactive (high) to
RESETSTATz inactive (high) |
9195*S(1) |
|
ns |
| RST9 |
tw(RESETSTATzL) |
Pulse Width, RESETSTATz low (
SW_WARMRST) |
4040*S(1) |
|
ns |
(1) S = WKUP_OSC0_XI/XO clock period
in ns.
Table 6-11 RESETz Timing
Requirements see Figure 6-15
| NO. |
PARAMETER |
MIN |
MAX |
UNIT |
| RST10 |
tw(RESETzL)(1) |
Pulse Width, RESETz active
(low) |
1200 |
|
ns |
(1) This timing parameter is valid
only after all supplies are valid and PORz has been asserted for the specified
time.
Table 6-12 RESETSTATz Switching
Characteristics see Figure 6-15
| NO. |
PARAMETER |
MIN |
MAX |
UNIT |
| RST13 |
td(RESETzL-RESETSTATzL) |
Delay time, RESETz active (low) to RESETSTATz active
(low) |
960 |
|
ns |
| RST14 |
td(RESETzH-RESETSTATzH) |
Delay time, RESETz inactive (high) to RESETSTATz inactive
(high) |
4040*S(1) |
|
ns |
(1) S = WKUP_OSC0_XI/XO clock period
in ns.
Table 6-13 EMUx Timing
Requirements see Figure 6-16
| NO. |
PARAMETER |
MIN |
MAX |
UNIT |
| RST18 |
tsu(EMUx-PORz) |
Setup time, EMU[1:0] before PORz
inactive (high) |
3*S(1) |
|
ns |
| RST19 |
th(PORz - EMUx) |
Hold time, EMU[1:0] after PORz
inactive (high) |
10 |
|
ns |
(1) S = WKUP_OSC0_XI/XO clock period
in ns.
Table 6-14 BOOTMODE Timing
Requirements see Figure 6-17
| NO. |
PARAMETER |
MIN |
MAX |
UNIT |
| RST23 |
tsu(BOOTMODE-PORz) |
Setup time, BOOTMODE[15:00] valid
before PORz high |
3*S(1) |
|
ns |
| RST24 |
th(PORz -
BOOTMODE) |
Hold time, BOOTMODE[15:00] valid
after PORz high |
0 |
|
ns |
(1) S = WKUP_OSC0_XI/XO clock period
in ns.