SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
For more details about features and additional description information on the device (LP)DDR4 Memory Interface, see the corresponding subsections within Signal Descriptions and Detailed Description sections.
Table 6-39 and Figure 6-38 present switching characteristics for DDRSS.
| NO. | PARAMETER | DDR TYPE | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| 1 | tc(DDR_CKP/DDR_CKN) | Cycle time, DDR_CKP and DDR_CKN | LPDDR4 | 1.25(1) | 20 | ns |
| DDR4 | 1.25(1) | 1.6 | ns | |||
Figure 6-38 DDRSS
Switching CharacteristicsFor more information, see DDR Subsystem (DDRSS) section in Memory Controllers chapter in the device TRM.