SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-100, Figure 6-79, Table 6-101, and Figure 6-80 present timing requirements and switching characteristics for MMC0 – Default Speed Mode.
| NO. | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| DS1 | tsu(cmdV-clkH) | Setup time, MMC0_CMD valid before MMC0_CLK rising edge | 2.15 | ns | |
| DS2 | th(clkH-cmdV) | Hold time, MMC0_CMD valid after MMC0_CLK rising edge | 1.67 | ns | |
| DS3 | tsu(dV-clkH) | Setup time, MMC0_DAT[3:0] valid before MMC0_CLK rising edge | 2.15 | ns | |
| DS4 | th(clkH-dV) | Hold time, MMC0_DAT[3:0] valid after MMC0_CLK rising edge | 1.67 | ns | |
Figure 6-79 MMC0 –
Default Speed – Receive Mode| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| fop(clk) | Operating frequency, MMC0_CLK | 25 | MHz | ||
| DS5 | tc(clk) | Cycle time, MMC0_CLK | 40 | ns | |
| DS6 | tw(clkH) | Pulse duration, MMC0_CLK high | 18.7 | ns | |
| DS7 | tw(clkL) | Pulse duration, MMC0_CLK low | 18.7 | ns | |
| DS8 | td(clkL-cmdV) | Delay time, MMC0_CLK falling edge to MMC0_CMD transition | - 1.8 | 2.2 | ns |
| DS9 | td(clkL-dV) | Delay time, MMC0_CLK falling edge to MMC0_DAT[3:0] transition | - 1.8 | 2.2 | ns |
Figure 6-80 MMC0 –
Default Speed – Transmit Mode