Revision History
Changes from September 30, 2025 to November 30, 2025 (from Revision A (SEPTEMBER 2025) to Revision B (NOVEMBER 2025))
-
Global: GPMC timing updates were being applied and only partially
completed when revision A of this datasheet was released. Therefore, the associated
Revision History entries in revision A of this datasheet did not correctly describe the
GPMC timing changes. The GPMC timing updates were completed and the Revision History
entries updated to correctly reflect the GPMC timing changes relative to the initial
datasheet releaseGo
- (Feature List - Cryptographic acceleration): Removed SM3 and SM4
cryptographic cores since they are not included in this device. Also changed PKE (Public
Key Engine) to PKA (Public Key Accelerator)Go
- (ECAP – Timing Requirements and Switching Characteristics): Updated
the clock source referenced in table note 1Go
- (EPWM – Timing Requirements and Switching Characteristics): Updated
the clock source referenced in table note 1Go
- (EQEP – Timing Requirements): Updated the clock source referenced in
table note 1Go
- (GPMC and NOR Flash Timing Requirements — Synchronous Mode): Removed
the GPMC_FCLK=100MHz column timing values and the associated not_div_by_1_mode
timing values for GPMC_FCLK=133MHz. Simplified several parameter descriptions.
Also removed two table notes, one that described register configuration for
GPMC_FCLK selection, and another that described register configuration for
div_by_1_modeGo
- (GPMC and NOR Flash Switching Characteristics – Synchronous Mode):
Removed the GPMC_FCLK=100MHz column timing values and the associated
not_div_by_1_mode timing values for GPMC_FCLK=133MHz. Simplified several
parameter descriptions. Changed the timing variable in parameters F3 and F11 to
"D". Removed the "J" timing variable from the F15 and F17 parameters. Updated
the table notesGo
- (GPMC and NOR Flash Timing Requirements – Asynchronous Mode):
Removed the MODE column and the table note that described register configuration
for div_by_1_mode. Added the correct table note for parameter FA21 Go
- (GPMC and NOR Flash Switching Characteristics – Asynchronous Mode):
Removed the MODE column and redundant rows. Also removed the table note that
described register configuration for div_by_1_modeGo
- (GPMC and NAND Flash Timing Requirements – Asynchronous Mode):
Removed the MODE column and the table note that described register configuration
for div_by_1_modeGo
- (GPMC and NAND Flash Switching Characteristics – Asynchronous Mode):
Removed the MODE column and the table note that described register configuration
for div_by_1_mode. Added table notes and associated reference links for timing
variables B, C, D, E, F, G, H, I, K, L, and MGo
- (Detailed Description – DMSS): Removed secure proxy and an interrupt
aggregator featuresGo