SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETER | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| VDD_CORE | Core supply | -0.3 | 1.05 | V | |
| VDDA_CORE_DSI | DSITX0 core supply | -0.3 | 1.05 | V | |
| VDDA_CORE_DSI_CLK | DSITX0 clock core supply | -0.3 | 1.05 | V | |
| VDDA_CORE_USB | USB0 and USB1 core supply | -0.3 | 1.05 | V | |
| VDDA_DDR_PLL0 | DDR Deskew PLL supply | -0.3 | 1.05 | V | |
| VDD_RTC | RTC core supply | -0.3 | 1.05 | V | |
| VDDS_DDR | DDR PHY IO supply | -0.3 | 1.57 | V | |
| VDDS_OSC0 | RCOSC, POR, and WKUP_OSC0 supply | -0.3 | 1.98 | V | |
| VDDS_RTC | IO supply for LFOSC0 and RTC IO group | -0.3 | 1.98 | V | |
| VDDA_PLL0 | WKUP_PLL0, MAIN_PLL0, and TEMP0 analog supply | -0.3 | 1.98 | V | |
| VDDA_PLL1 | MAIN_PLL8 and MAIN_PLL17 analog supply | -0.3 | 1.98 | V | |
| VDDS_WKUP | IO supply for WKUP IO group | -0.3 | 1.98 | V | |
| VDDS0 | IO supply for GENERAL0 IO group | -0.3 | 1.98 | V | |
| VDDS1 | IO supply for GENERAL0_1 IO group | -0.3 | 1.98 | V | |
| VDDA_ADC | ADC analog supply | -0.3 | 1.98 | V | |
| VDDA_1P8_DSI | DSITX0 1.8V analog supply | -0.3 | 1.98 | V | |
| VDDA_1P8_USB | USB0 and USB1 1.8V analog supply | -0.3 | 1.98 | V | |
| VPP | eFuse ROM programming supply | -0.3 | 1.98 | V | |
| VDDSHV0 | IO supply for GPMC IO group | -0.3 | 3.63 | V | |
| VDDSHV1 | IO supply for General1 IO group | -0.3 | 3.63 | V | |
| VDDSHV2 | IO supply for MMC0 IO group | -0.3 | 3.63 | V | |
| VDDSHV3 | IO supply for MMC1 IO group | -0.3 | 3.63 | V | |
| VDDSHV4 | IO supply for MMC2 IO group | -0.3 | 3.63 | V | |
| VDDA_3P3_SDIO | SDIO_LDO analog supply | -0.3 | 3.63 | V | |
| VDDA_3P3_USB | USB0 and USB1 3.3V analog supply | -0.3 | 3.63 | V | |
| Steady-state max voltage at all fail-safe IO pins | PORz | -0.3 | 3.63 | V | |
| I2C2_SCL,
I2C2_SDA, EXTINTn When operating at 1.8V |
-0.3 | 1.98(3) | V | ||
| I2C2_SCL,
I2C2_SDA, EXTINTn When operating at 3.3V |
-0.3 | 3.63(3) | |||
| Steady-state max voltage at all other IO pins(4) | USB0_VBUS, USB1_VBUS(5) | -0.3 | 3.6 | V | |
| All other IO pins | -0.3 | IO supply voltage + 0.3 | V | ||
| Transient overshoot and undershoot at IO pin | 20% of IO supply voltage for up to 20% of the signal period (see Figure 6-1, IO Transient Voltage Ranges) | 0.2 × VDD(6) | V | ||
| Latch-up performance(7) | I-Test | -100 | 100 | mA | |
| Over-Voltage (OV) Test | 1.5 x VDD(6) | V | |||
| TSTG | Storage temperature | -55 | +150 | °C | |
Fail-safe IO terminals are designed such they do not have dependencies on the respective IO power supply voltage. This allows external voltage sources to be connected to these IO terminals when the respective IO power supplies are turned off. The I2C2_SCL, I2C2_SDA, EXTINTn, and PORz are the only fail-safe IO terminals. All other IO terminals are not fail-safe and the voltage applied to them should be limited to the value defined by the Steady State Max. Voltage at all IO pins parameter in Section 6.1.