SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-102, Figure 6-79, Table 6-103, and Figure 6-82 present timing requirements and switching characteristics for MMC0 – High Speed Mode.
| NO. | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| HS1 | tsu(cmdV-clkH) | Setup time, MMC0_CMD valid before MMC0_CLK rising edge | 2.24 | ns | |
| HS2 | th(clkH-cmdV) | Hold time, MMC0_CMD valid after MMC0_CLK rising edge | 1.66 | ns | |
| HS3 | tsu(dV-clkH) | Setup time, MMC0_DAT[3:0] valid before MMC0_CLK rising edge | 2.24 | ns | |
| HS4 | th(clkH-dV) | Hold time, MMC0_DAT[3:0] valid after MMC0_CLK rising edge | 1.66 | ns | |
Figure 6-81 MMC0 –
High Speed – Receive Mode| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| fop(clk) | Operating frequency, MMC0_CLK | 50 | MHz | ||
| HS5 | tc(clk) | Cycle time. MMC0_CLK | 20 | ns | |
| HS6 | tw(clkH) | Pulse duration, MMC0_CLK high | 9.2 | ns | |
| HS7 | tw(clkL) | Pulse duration, MMC0_CLK low | 9.2 | ns | |
| HS8 | td(clkL-cmdV) | Delay time, MMC0_CLK falling edge to MMC0_CMD transition | -1.8 | 2.2 | ns |
| HS9 | td(clkL-dV) | Delay time, MMC0_CLK falling edge to MMC0_DAT[3:0] transition | -1.8 | 2.2 | ns |
Figure 6-82 MMC0 –
High Speed – Transmit Mode