SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | ANB PIN [4] |
|---|---|---|---|
| DDR0_ACT_n | O | DDRSS Activation Command | M2 |
| DDR0_CAS_n | O | DDRSS Column Address Strobe | L1 |
| DDR0_RAS_n | O | DDRSS Row Address Strobe | M5 |
| DDR0_WE_n | O | DDRSS Write Enable | L2 |
| DDR0_A0 | O | DDRSS Address Bus | L5 |
| DDR0_A1 | O | DDRSS Address Bus | H6 |
| DDR0_A2 | O | DDRSS Address Bus | L6 |
| DDR0_A3 | O | DDRSS Address Bus | K2 |
| DDR0_A4 | O | DDRSS Address Bus | J1 |
| DDR0_A5 | O | DDRSS Address Bus | H5 |
| DDR0_A6 | O | DDRSS Address Bus | R2 |
| DDR0_A7 | O | DDRSS Address Bus | N6 |
| DDR0_A8 | O | DDRSS Address Bus | T4 |
| DDR0_A9 | O | DDRSS Address Bus | N1 |
| DDR0_A10 | O | DDRSS Address Bus | T5 |
| DDR0_A11 | O | DDRSS Address Bus | T6 |
| DDR0_A12 | O | DDRSS Address Bus | W6 |
| DDR0_A13 | O | DDRSS Address Bus | V6 |
| DDR0_BA0 | O | DDRSS Bank Address | N3 |
| DDR0_BA1 | O | DDRSS Bank Address | N2 |
| DDR0_BG0 | O | DDRSS Bank Group | N5 |
| DDR0_BG1 | O | DDRSS Bank Group | N4 |
| DDR0_CAL0 (1) | A | IO Pad Calibration Resistor | M3 |
| DDR0_CK0 | O | DDRSS Clock | P1 |
| DDR0_CK0_n | O | DDRSS Negative Clock | P2 |
| DDR0_CKE0 | O | DDRSS Clock Enable | K1 |
| DDR0_CS0_n | O | DDRSS Chip Select 0 | L3 |
| DDR0_DM0 | IO | DDRSS Data Mask | F2 |
| DDR0_DM1 | IO | DDRSS Data Mask | W2 |
| DDR0_DQ0 | IO | DDRSS Data | F4 |
| DDR0_DQ1 | IO | DDRSS Data | F3 |
| DDR0_DQ2 | IO | DDRSS Data | F1 |
| DDR0_DQ3 | IO | DDRSS Data | E1 |
| DDR0_DQ4 | IO | DDRSS Data | G4 |
| DDR0_DQ5 | IO | DDRSS Data | H4 |
| DDR0_DQ6 | IO | DDRSS Data | H2 |
| DDR0_DQ7 | IO | DDRSS Data | H3 |
| DDR0_DQ8 | IO | DDRSS Data | V4 |
| DDR0_DQ9 | IO | DDRSS Data | T3 |
| DDR0_DQ10 | IO | DDRSS Data | T1 |
| DDR0_DQ11 | IO | DDRSS Data | U1 |
| DDR0_DQ12 | IO | DDRSS Data | U4 |
| DDR0_DQ13 | IO | DDRSS Data | V5 |
| DDR0_DQ14 | IO | DDRSS Data | U2 |
| DDR0_DQ15 | IO | DDRSS Data | W1 |
| DDR0_DQS0 | IO | DDRSS Data Strobe | G1 |
| DDR0_DQS0_n | IO | DDRSS Complimentary Data Strobe | G2 |
| DDR0_DQS1 | IO | DDRSS Data Strobe | V1 |
| DDR0_DQS1_n | IO | DDRSS Complimentary Data Strobe | V2 |
| DDR0_ODT0 | O | DDRSS On-Die Termination for Chip Select 0 | L4 |
| DDR0_RESET0_n | O | DDRSS Reset | J2 |