SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-51, Table 6-52, Figure 6-45, Table 6-53, Figure 6-46, Figure 6-47, and Figure 6-48 present timing conditions, timing requirements, and switching characteristics for EPWM.
| PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|
| INPUT CONDITIONS | ||||
| SRI | Input slew rate | 1 | 4 | V/ns |
| OUTPUT CONDITIONS | ||||
| CL | Output load capacitance | 2 | 7 | pF |
| NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| PWM6 | tw(SYNCIN) | Pulse duration, EHRPWM_SYNCI | 2P(1) + 2 | ns | |
| PWM7 | tw(TZ) | Pulse duration, EHRPWM_TZn_IN low | 3P(1) + 2 | ns |
Figure 6-45 EPWM
Timing Requirements| NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| PWM1 | tw(PWM) | Pulse duration, EHRPWM_A/B high/low | P(1) - 3 | ns | |
| PWM2 | tw(SYNCOUT) | Pulse duration, EHRPWM_SYNCO | P(1) - 3 | ns | |
| PWM3 | td(TZ-PWM) | Delay time, EHRPWM_TZn_IN active to EHRPWM_A/B forced high/low | 11 | ns | |
| PWM4 | td(TZ-PWMZ) | Delay time, EHRPWM_TZn_IN active to EHRPWM_A/B Hi-Z | 11 | ns | |
| PWM5 | tw(SOC) | Pulse duration, EHRPWM_SOCA/B output | P(1) - 3 | ns |
Figure 6-46 EHRPWM
Switching Characteristics
Figure 6-47 EHRPWM_TZn_IN to EHRPWM_A/B Forced Switching Characteristics
Figure 6-48 EHRPWM_TZn_IN to EHRPWM_A/B Hi-Z Switching CharacteristicsFor more information, see Enhanced Pulse Width Modulation (EPWM) Module section in Peripherals chapter in the device TRM.