SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | ANB PIN [4] |
|---|---|---|---|
| AUDIO_EXT_REFCLK0 | IO | External clock input to McASP or output from McASP | AB8, B14, B9 |
| AUDIO_EXT_REFCLK1 | IO | External clock input to McASP or output from McASP | B11, B13, D11, N21 |
| CLKOUT0 | O | RMII Clock Output (50MHz). This pin is used for clock source to the external RMII PHY and must also be routed back to the respective RMII[x]_REF_CLK pin for proper device operation. | AA11, D16 |
| EXTINTn | I | External Interrupt | C8 |
| EXT_REFCLK1 | I | External clock input to Main Domain | D16 |
| OBSCLK0 | O | Main Domain Observation clock output for test and debug purposes only | H21 |
| OBSCLK1 | O | Main Domain Observation clock output for test and debug purposes only | B7 |
| RESETSTATz | O | Main Domain warm reset status output | C16 |
| RESETz | I | Main Domain warm reset | E16 |