SPRSPA1B March 2025 – November 2025 AM62L
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-54, Table 6-55, Figure 6-49, and Table 6-56 present timing conditions, timing requirements, and switching characteristics for EQEP.
| PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|
| INPUT CONDITIONS | ||||
| SRI | Input slew rate | 1 | 4 | V/ns |
| OUTPUT CONDITIONS | ||||
| CL | Output load capacitance | 2 | 7 | pF |
| NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| QEP1 | tw(QEP) | Pulse duration, QEP_A/B | 2P(1) + 2 | ns | |
| QEP2 | tw(QEPIH) | Pulse duration, QEP_I high | 2P(1) + 2 | ns | |
| QEP3 | tw(QEPIL) | Pulse duration, QEP_I low | 2P(1) + 2 | ns | |
| QEP4 | tw(QEPSH) | Pulse duration, QEP_S high | 2P(1) + 2 | ns | |
| QEP5 | tw(QEPSL) | Pulse duration, QEP_S low | 2P(1) + 2 | ns |
Figure 6-49 EQEP
Timing Requirements| NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| QEP6 | td(QEP-CNTR) | Delay time, external clock to counter increment | 24 | ns |
For more information, see Enhanced Quadrature Encoder Pulse (EQEP) Module section in Peripherals chapter in the device TRM.