SPRUJB3C March 2024 – November 2025 AM67 , AM67A , TDA4AEN-Q1 , TDA4VEN-Q1
| Instance | MAIN | MCU | WKUP |
|---|---|---|---|
| atl0 | ✓ |
| Module Instance | Module Clock Input | Source Clock | Source Control Register | Description |
|---|---|---|---|---|
| atl0 | ATL_CLK | MAIN_PLL2_HSDIV8_CLKOUT/2 | MAIN_CTRL_MMR_CFG0_ATL_CLKSEL[2:0]=0 | None |
| atl0 | ATL_CLK | MAIN_PLL1_HSDIV6_CLKOUT/2 | MAIN_CTRL_MMR_CFG0_ATL_CLKSEL[2:0]=1 | None |
| atl0 | ATL_CLK | MAIN_PLL5_HSDIV1_CLKOUT/2 | MAIN_CTRL_MMR_CFG0_ATL_CLKSEL[2:0]=2 | None |
| atl0 | ATL_CLK | MAIN_PLL0_HSDIV7_CLKOUT/2 | MAIN_CTRL_MMR_CFG0_ATL_CLKSEL[2:0]=4 | None |
| atl0 | ATL_CLK | MCU_EXT_REFCLK0/2 | MAIN_CTRL_MMR_CFG0_ATL_CLKSEL[2:0]=5 | None |
| atl0 | ATL_CLK | EXT_REFCLK1/2 | MAIN_CTRL_MMR_CFG0_ATL_CLKSEL[2:0]=6 | None |
| atl0 | ATL_IO_PORT_AWS | AUDIO_EXT_REFCLK0 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS0_SEL[3:0]=10 | None |
| atl0 | ATL_IO_PORT_AWS | AUDIO_EXT_REFCLK1 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS0_SEL[3:0]=11 | None |
| atl0 | ATL_IO_PORT_AWS | AUDIO_EXT_REFCLK2 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS0_SEL[3:0]=12 | None |
| atl0 | ATL_IO_PORT_AWS | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS0_SEL[3:0]=2 | None |
| atl0 | ATL_IO_PORT_AWS | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS0_SEL[3:0]=7 | None |
| atl0 | ATL_IO_PORT_AWS_1 | AUDIO_EXT_REFCLK0 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS1_SEL[3:0]=10 | None |
| atl0 | ATL_IO_PORT_AWS_1 | AUDIO_EXT_REFCLK1 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS1_SEL[3:0]=11 | None |
| atl0 | ATL_IO_PORT_AWS_1 | AUDIO_EXT_REFCLK2 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS1_SEL[3:0]=12 | None |
| atl0 | ATL_IO_PORT_AWS_1 | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS1_SEL[3:0]=2 | None |
| atl0 | ATL_IO_PORT_AWS_1 | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS1_SEL[3:0]=7 | None |
| atl0 | ATL_IO_PORT_AWS_2 | AUDIO_EXT_REFCLK0 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS2_SEL[3:0]=10 | None |
| atl0 | ATL_IO_PORT_AWS_2 | AUDIO_EXT_REFCLK1 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS2_SEL[3:0]=11 | None |
| atl0 | ATL_IO_PORT_AWS_2 | AUDIO_EXT_REFCLK2 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS2_SEL[3:0]=12 | None |
| atl0 | ATL_IO_PORT_AWS_2 | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS2_SEL[3:0]=2 | None |
| atl0 | ATL_IO_PORT_AWS_2 | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS2_SEL[3:0]=7 | None |
| atl0 | ATL_IO_PORT_AWS_3 | AUDIO_EXT_REFCLK0 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS3_SEL[3:0]=10 | None |
| atl0 | ATL_IO_PORT_AWS_3 | AUDIO_EXT_REFCLK1 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS3_SEL[3:0]=11 | None |
| atl0 | ATL_IO_PORT_AWS_3 | AUDIO_EXT_REFCLK2 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS3_SEL[3:0]=12 | None |
| atl0 | ATL_IO_PORT_AWS_3 | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS3_SEL[3:0]=2 | None |
| atl0 | ATL_IO_PORT_AWS_3 | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_AWS3_SEL[3:0]=7 | None |
| atl0 | ATL_IO_PORT_BWS | AUDIO_EXT_REFCLK0 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS0_SEL[3:0]=10 | None |
| atl0 | ATL_IO_PORT_BWS | AUDIO_EXT_REFCLK1 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS0_SEL[3:0]=11 | None |
| atl0 | ATL_IO_PORT_BWS | AUDIO_EXT_REFCLK2 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS0_SEL[3:0]=12 | None |
| atl0 | ATL_IO_PORT_BWS | MCASP2_AFSR (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS0_SEL[3:0]=2 | None |
| atl0 | ATL_IO_PORT_BWS | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS0_SEL[3:0]=7 | None |
| atl0 | ATL_IO_PORT_BWS_1 | AUDIO_EXT_REFCLK0 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS1_SEL[3:0]=10 | None |
| atl0 | ATL_IO_PORT_BWS_1 | AUDIO_EXT_REFCLK1 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS1_SEL[3:0]=11 | None |
| atl0 | ATL_IO_PORT_BWS_1 | AUDIO_EXT_REFCLK2 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS1_SEL[3:0]=12 | None |
| atl0 | ATL_IO_PORT_BWS_1 | MCASP2_AFSR (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS1_SEL[3:0]=2 | None |
| atl0 | ATL_IO_PORT_BWS_1 | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS1_SEL[3:0]=7 | None |
| atl0 | ATL_IO_PORT_BWS_2 | AUDIO_EXT_REFCLK0 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS2_SEL[3:0]=10 | None |
| atl0 | ATL_IO_PORT_BWS_2 | AUDIO_EXT_REFCLK1 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS2_SEL[3:0]=11 | None |
| atl0 | ATL_IO_PORT_BWS_2 | AUDIO_EXT_REFCLK2 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS2_SEL[3:0]=12 | None |
| atl0 | ATL_IO_PORT_BWS_2 | MCASP2_AFSR (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS2_SEL[3:0]=2 | None |
| atl0 | ATL_IO_PORT_BWS_2 | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS2_SEL[3:0]=7 | None |
| atl0 | ATL_IO_PORT_BWS_3 | AUDIO_EXT_REFCLK0 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS3_SEL[3:0]=10 | None |
| atl0 | ATL_IO_PORT_BWS_3 | AUDIO_EXT_REFCLK1 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS3_SEL[3:0]=11 | None |
| atl0 | ATL_IO_PORT_BWS_3 | AUDIO_EXT_REFCLK2 (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS3_SEL[3:0]=12 | None |
| atl0 | ATL_IO_PORT_BWS_3 | MCASP2_AFSR (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS3_SEL[3:0]=2 | None |
| atl0 | ATL_IO_PORT_BWS_3 | MCASP2_AFSX (PIN) | MAIN_CTRL_MMR_CFG0_ATL_BWS3_SEL[3:0]=7 | None |
| atl0 | VBUS_CLK | MAIN_SYSCLK0/2 | None |