| R5FSS0_CORE0 | R5FSS0_CORE0_cti_0 | R5FSS0_CORE0_intr_175 | R5FSS0_CORE0 | R5FSS0_CORE0 interrupt request | level |
| R5FSS0_CORE0 | R5FSS0_CORE0_ecc_corrected_level_0 | ESM0_esm_lvl_event_208 | ESM0 | R5FSS0_CORE0 interrupt request | level |
| R5FSS0_CORE0 | R5FSS0_CORE0_ecc_uncorrected_level_0 | ESM0_esm_lvl_event_209 | ESM0 | R5FSS0_CORE0 interrupt request | level |
| R5FSS0_CORE0 | R5FSS0_CORE0_exp_intr_0 | ESM0_esm_lvl_event_210 | ESM0 | R5FSS0_CORE0 interrupt request | level |
| R5FSS0_CORE0 | R5FSS0_CORE0_exp_intr_0 | R5FSS0_CORE0_intr_4 | R5FSS0_CORE0 | R5FSS0_CORE0 interrupt request | level |
| R5FSS0_CORE0 | R5FSS0_CORE0_pmu_0 | R5FSS0_CORE0_intr_94 | R5FSS0_CORE0 | R5FSS0_CORE0 interrupt request | level |
| R5FSS0_CORE0 | R5FSS0_CORE0_valfiq_0 | R5FSS0_CORE0_intr_95 | R5FSS0_CORE0 | R5FSS0_CORE0 interrupt request | level |
| R5FSS0_CORE0 | R5FSS0_CORE0_valirq_0 | R5FSS0_CORE0_intr_96 | R5FSS0_CORE0 | R5FSS0_CORE0 interrupt request | level |